

# PIC18F87J10 FAMILY

### PIC18F87J10 Family Data Sheet Errata

## Clarifications/Corrections to the Data Sheet:

In the Device Data Sheet (DS39663**D**), the following clarifications and corrections should be noted. Any silicon issues related to the PIC18F87J10 family will be reported in a separate silicon errata. Please check the Microchip web site for any existing issues.

## 1. Module: Electrical Specifications (AC Characteristics)

Table 26-8: AC Characteristics: Internal RC Accuracy incorrectly specifies the frequency tolerance of the INTRC oscillator.

When clocked from the INTRC clock source, this clock source affects the following:

- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- Fail-Safe Clock Monitor (FSCM)
- Two Speed Start-up (IESO)
- Controller Speed

The INTRC clock source cannot be adjusted. The table is replaced as shown in Table 26-8.

### TABLE 26-8:AC CHARACTERISTICS: INTERNAL RC ACCURACYPIC18F87J10 FAMILY (INDUSTRIAL)

| Param<br>No. | Characteristic                  | Min   | Тур | Max   | Units | Conditions                     |
|--------------|---------------------------------|-------|-----|-------|-------|--------------------------------|
|              | INTRC Accuracy (31 kHz Nominal) | 21.88 |     | 40.63 | kHz   | -40°C to +85°C, VDD = 2.0-3.3V |

#### 2. Module: Table 26-1: Memory Programming Requirements

On page 355, Table 26-1 (Memory Programming Requirements) incorrectly specifies the self-timed page erase time. The table is corrected, as indicated by the bold text, for the following parameters:

- Parameter D133A Parameter added with the symbol TIW. This is the write time for 64 bytes.
- Parameter D133B Values corrected and symbol changed to TIE. This is the erase time for 1,024 bytes.

- The parameter, D132, which gives the minimum and maximum voltage levels of the Self-Timed Erase or Write for VDD and VDDCORE has been included.
- The parameter number for TWE is renamed as D140 and the condition column is updated.
  - The changed/appended values are indicated in bold text in the following table:

|              |       |                                       | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |      |     |       |                                                |  |
|--------------|-------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|------------------------------------------------|--|
| Param<br>No. | Sym   | Characteristic                        | Min                                                                                                                                    | Тур† | Max | Units | Conditions                                     |  |
|              |       | Program Flash Memory                  |                                                                                                                                        |      |     |       |                                                |  |
| D130         | Eр    | Cell Endurance                        | 100                                                                                                                                    | 1K   | —   | E/W   | -40°C to +85°C                                 |  |
| D131         | Vpr   | VDD for Read                          | VMIN                                                                                                                                   | —    | 3.6 | V     | VMIN = Minimum operating<br>voltage            |  |
| D132         | VPEW  | Voltage for Self-Timed Erase or Write |                                                                                                                                        |      |     |       |                                                |  |
|              |       | VDD                                   | 2.35                                                                                                                                   | —    | 3.6 | V     | PIC18FXXJ10                                    |  |
|              |       | VDDCORE                               | 2.25                                                                                                                                   | —    | 2.7 | V     | PIC18LFXXJ10                                   |  |
| D133A        | Tıw   | Self-Timed Write Cycle Time           | —                                                                                                                                      | 2.8  | —   | ms    |                                                |  |
| D133B        | TIE   | Self-Timed Page Erased Cycle<br>Time  | -                                                                                                                                      | 33.0 | —   | ms    |                                                |  |
| D134         | Tretd | Characteristic Retention              | 20                                                                                                                                     | —    | —   | Year  | Provided, no other specifications are violated |  |
| D135         | IDDP  | Supply Current during<br>Programming  | _                                                                                                                                      | 10   |     | mA    |                                                |  |
| D140         | TWE   | Writes per Erase Cycle                | —                                                                                                                                      | —    | 1   | —     | For each physical address                      |  |

#### TABLE 26-1: MEMORY PROGRAMMING REQUIREMENTS

† Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

## 3. Module: Flash Program Memory Erase Sequence

### In Section 6.4.1 "Flash Program Memory Erase Sequence", Step 7:

The CPU will stall for duration of the erase for TIE (see parameter D133B).

#### 4. Module: Flash Program Memory Write Sequence

### In Section 6.5.1 "Flash Program Memory Write Sequence", Step 12:

The CPU will stall for duration of the write for TIW (see parameter D133A).

### 5. Module: Table 26-2: Comparator Specifications

On page 356, the maximum Input Offset Voltage (Param No. D300) is changed to  $\pm 25$  mV.

The parameter numbers for TRESP and TMC2OV are changed to D303 and D304, respectively.

A new parameter, D305, for VIRV is added.

The note stating "\* The parameters are characterized but not tested." is removed.

The modified values are indicated in bold text in the following table:

| <b>TABLE 26-2:</b> | COMPARATOR SPECIFICATIONS |
|--------------------|---------------------------|
|                    |                           |

| Operating    | <b>Operating Conditions:</b> $3.0V < VDD < 3.6V$ , $-40^{\circ}C < TA < +85^{\circ}C$ (unless otherwise stated) |                                           |     |       |            |       |          |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|-------|------------|-------|----------|--|--|
| Param<br>No. | Sym                                                                                                             | Characteristics                           | Min | Тур   | Мах        | Units | Comments |  |  |
| D300         | VIOFF                                                                                                           | Input Offset Voltage                      | _   | ± 5.0 | ± 25       | mV    |          |  |  |
| D301         | VICM                                                                                                            | Input Common Mode Voltage                 | 0   | —     | AVDD - 1.5 | V     |          |  |  |
| D302         | CMRR                                                                                                            | Common Mode Rejection Ratio               | 55  |       |            | dB    |          |  |  |
| D303         | TRESP                                                                                                           | Response Time <sup>(1)</sup>              |     | 150   | 400        | ns    |          |  |  |
| D304         | TMC20V                                                                                                          | Comparator Mode Change to<br>Output Valid | _   |       | 10         | μS    |          |  |  |
| D305         | VIRV                                                                                                            | Internal Reference Voltage                | _   | 1.2   | —          | v     | —        |  |  |

**Note 1:** Response time measured with one comparator input at (VDD – 1.5)/2, while the other input transitions from Vss to VDD.

## 6. Module: Table 26-4: Internal Voltage Regulator Specifications

On page 356, the comments column for CEFC is changed. The note, which states "\* Parameters are characterized but not tested" is removed. The changed content is indicated in bold text in the following table:

#### TABLE 26-4: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS

| Operatir                                             | <b>Operating Conditions:</b> -40°C < TA < +85°C (unless otherwise stated) |                                  |     |     |   |    |                                                   |  |  |  |
|------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------|-----|-----|---|----|---------------------------------------------------|--|--|--|
| Param<br>No.SymCharacteristicsMinTypMaxUnitsComments |                                                                           |                                  |     |     |   |    |                                                   |  |  |  |
|                                                      | Vrgout                                                                    | Regulator Output Voltage*        | —   | 2.5 | _ | V  |                                                   |  |  |  |
|                                                      | CEFC                                                                      | External Filter Capacitor Value* | 4.7 | 10  |   | μF | Capacitor must be low series resistance (<5 Ohms) |  |  |  |

#### 7. Module: Section 26.1 "DC Characteristics: Supply Voltage PIC18F87J10 Family (Industrial)"

On page 345, a new parameter (D005) is added. The changed value is indicated in bold text in the following table.

#### 26.1 DC Characteristics: Supply Voltage PIC18F87J10 Family (Industrial)

| PIC18F87J10 Family<br>(Industrial) |         |                                                                     | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |     |            |        |                                                        |  |  |
|------------------------------------|---------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|------------|--------|--------------------------------------------------------|--|--|
| Param<br>No.                       | Symbol  | Characteristic                                                      | Min                                                                                                                                | Тур | Max        | Units  | Conditions                                             |  |  |
| D001                               | Vdd     | Supply Voltage                                                      | VDDCORE<br>2.5                                                                                                                     |     | 3.6<br>3.6 | V<br>V | ENVREG = 0<br>ENVREG = 1                               |  |  |
| D001B                              | VDDCORE | External Supply for<br>Microcontroller Core                         | 2.0                                                                                                                                |     | 2.75       | V      | ENVREG = 0                                             |  |  |
| D002                               | Vdr     | RAM Data Retention<br>Voltage <sup>(1)</sup>                        | 1.5                                                                                                                                | _   | _          | V      |                                                        |  |  |
| D003                               | VPOR    | VDD Start Voltage<br>to ensure internal<br>Power-on Reset signal    | _                                                                                                                                  | —   | TBD        | V      | See Section 4.3 "Power-on<br>Reset (POR)" for details. |  |  |
| D004                               | Svdd    | <b>VDD Rise Rate</b><br>to ensure internal<br>Power-on Reset signal | 0.05                                                                                                                               | —   | —          | V/ms   | See Section 4.3 "Power-on<br>Reset (POR)" for details. |  |  |
| D005                               | VBOR    | Brown-out Reset (BOR)<br>Voltage                                    | 2.35                                                                                                                               | 2.5 | 2.7        | v      |                                                        |  |  |

Legend: TBD = To Be Determined

Note 1: This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data.

#### 8. Module: Section 26.3 "DC Characteristics: PIC18F87J10 Family (Industrial)

On page 353, the characteristics and conditions of the Input Leakage Current are updated for the Analog (D060) and included for the Digital (D060A) I/O ports. The changed values are indicated in bold text in the following table:

|              |        |                                                      | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |            |            |                                                       |  |  |
|--------------|--------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-------------------------------------------------------|--|--|
| Param<br>No. | Symbol | Characteristic                                       | Min                                                                                                                                    | Мах        | Units      | Conditions                                            |  |  |
|              | VIL    | Input Low Voltage                                    |                                                                                                                                        |            |            |                                                       |  |  |
|              |        | All I/O ports:                                       |                                                                                                                                        |            |            |                                                       |  |  |
| D030         |        | with TTL buffer                                      | Vss                                                                                                                                    | 0.15 Vdd   | V          | Vdd < 3.3V                                            |  |  |
| D030A        |        |                                                      | —                                                                                                                                      | 0.8        | V          | $3.3V \leq V\text{DD} \leq 3.6V$                      |  |  |
| D031         |        | with Schmitt Trigger buffer                          | Vss                                                                                                                                    | 0.2 Vdd    | V          |                                                       |  |  |
| D032         |        | MCLR                                                 | Vss                                                                                                                                    | 0.2 Vdd    | V          |                                                       |  |  |
| D033         |        | OSC1                                                 | Vss                                                                                                                                    | 0.3 Vdd    | V          | HS, HSPLL modes                                       |  |  |
| D033A        |        | OSC1                                                 | Vss                                                                                                                                    | 0.2 Vdd    | V          | EC, ECPLL modes <sup>(1)</sup>                        |  |  |
| D034         |        | T1CKI                                                | Vss                                                                                                                                    | 0.3        | V          |                                                       |  |  |
|              | Vih    | Input High Voltage                                   |                                                                                                                                        |            |            |                                                       |  |  |
|              |        | I/O ports with non<br>5.5V tolerance: <sup>(4)</sup> |                                                                                                                                        |            |            |                                                       |  |  |
| D040         |        | with TTL buffer                                      | 0.25 VDD + 0.8V                                                                                                                        | Vdd        | V          | Vdd < 3.3V                                            |  |  |
| D040A        |        |                                                      | 2.0                                                                                                                                    | Vdd        | V          | $3.3V \le VDD \le 3.6V$                               |  |  |
| D041         |        | with Schmitt Trigger buffer                          | 0.8 Vdd                                                                                                                                | Vdd        | V          |                                                       |  |  |
|              |        | I/O ports with<br>5.5V tolerance: <sup>(4)</sup>     |                                                                                                                                        |            |            |                                                       |  |  |
| Dxxx         |        | with TTL buffer                                      | 0.25 VDD + 0.8V                                                                                                                        | 5.5        | V          | Vdd < 3.3V                                            |  |  |
| DxxxA        |        |                                                      | 2.0                                                                                                                                    | 5.5        | V          | $3.3V \le VDD \le 3.6V$                               |  |  |
| Dxxx         |        | with Schmitt Trigger buffer                          | 0.8 Vdd                                                                                                                                | 5.5        | V          |                                                       |  |  |
| D042         |        | MCLR                                                 | 0.8 Vdd                                                                                                                                | Vdd        | V          |                                                       |  |  |
| D043         |        | OSC1                                                 | 0.7 Vdd                                                                                                                                | Vdd        | V          | HS, HSPLL modes                                       |  |  |
| D043A        |        | OSC1                                                 | 0.8 Vdd                                                                                                                                | Vdd        | V          | EC, ECPLL modes                                       |  |  |
| D044         |        | T1CKI                                                | 1.6                                                                                                                                    | Vdd        | V          |                                                       |  |  |
|              | lı∟    | Input Leakage Current <sup>(2,3)</sup>               |                                                                                                                                        |            |            |                                                       |  |  |
| D060         |        | I/O ports with non<br>5.5V tolerance: <sup>(4)</sup> | —                                                                                                                                      | ±1         | μA         | $Vss \le VPIN \le VDD,$ Pin at high-impedance         |  |  |
| D060A        |        | I/O ports with<br>5.5V tolerance: <sup>(4)</sup>     | —                                                                                                                                      | ± <b>1</b> | μ <b>Α</b> | Vss $\leq$ VPIN $\leq$ 5.5V,<br>Pin at high-impedance |  |  |
| D061         |        | MCLR                                                 | —                                                                                                                                      | ±1         | μA         | $Vss \le VPIN \le VDD$                                |  |  |
| D063         |        | OSC1                                                 | —                                                                                                                                      | ±5         | μA         | $Vss \le VPIN \le VDD$                                |  |  |

**Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC<sup>®</sup> device be driven with an external clock while in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as current sourced by the pin.

4: Refer to Table 10-2 for the pins that have corresponding tolerance limits.

#### Module: Section 18.3 "SPI Mode" and Section 18.4 "I<sup>2</sup>C<sup>™</sup> Mode"

In Section 18.3 "SPI Mode" on page 189 and Section 18.4 " $I^2C^{TM}$  Mode" on page 199, the following new note is included to describe the procedure to disable the MSSP module:

Note: Disabling the MSSP module by clearing the SSPEN (SSPxCON1<5>) bit may not reset the module. It is recommended to clear the SSPxSTAT, SSPxCON1 and SSPxCON2 registers and select the mode prior to setting the SSPEN bit to enable the MSSP module.

#### 10. Module: Figure 18-10: I<sup>2</sup>C<sup>™</sup> Slave Mode Timing (Transmission, 7-Bit Address)

On page 209, the figure is replaced with the new timing diagram provided in Figure 18-10.

# PIC18F87J10 FAMILY



#### 11. Module: Figure 18-24: I<sup>2</sup>C<sup>™</sup> Master Mode Waveform (Reception, 7-Bit Address)

On page 226, the condition  $(R/\overline{W})$  when the Acknowledge signal (ACK) is received from the slave, after transmitting the address to the slave, is changed to '1'. The changed value is indicated in bold text in Figure 18-24.

# PIC18F87J10 FAMILY



#### 12. Module: Figure 10-1: Generic I/O Port Operation

The note in Figure 10-1 on page 121 is removed.



### 13. Module: Electrical Characteristics (DC Characteristics)

The second page of the two-page DC Characteristics table adds the content shown in bold text.

#### 26.3 DC Characteristics: PIC18F87J10 Family (Industrial)

| DC CHARACTERISTICS  |        |                                           | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |     |       |                                                            |  |  |
|---------------------|--------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------------------------------------------------|--|--|
| Param<br>No.        | Symbol | Characteristic                            | Min                                                                                                                                    | Max | Units | Conditions                                                 |  |  |
|                     | Vol    | Output Low Voltage                        |                                                                                                                                        |     |       |                                                            |  |  |
| D080                |        | I/O ports (PORTB, PORTC)                  | —                                                                                                                                      | 0.4 | V     | IOL = 8.5 mA, VDD 3.3V                                     |  |  |
|                     |        | I/O ports (PORTD, PORTE,<br>PORTJ)        | _                                                                                                                                      | 0.4 | V     | IOL = 3.4 mA, VDD 3.3V                                     |  |  |
|                     |        | I/O ports (PORTA, PORTF,<br>PORTG, PORTH) | _                                                                                                                                      | 0.4 | V     | IOL = 3.4 mA, VDD 3.3V                                     |  |  |
| D083                |        | OSC2/CLKO<br>(EC, ECIO modes)             | _                                                                                                                                      | 0.4 | V     | IOL = 1.6 mA, VDD 3.3V                                     |  |  |
|                     | Voн    | Output High Voltage <sup>(3)</sup>        |                                                                                                                                        |     |       |                                                            |  |  |
| D090                |        | I/O ports (PORTB, PORTC)                  | 2.4                                                                                                                                    | _   | V     | IOL = -6 mA, VDD 3.3V                                      |  |  |
|                     |        | I/O ports (PORTD, PORTE,<br>PORTJ)        | 2.4                                                                                                                                    | —   | V     | IOL = -2 mA, VDD 3.3V                                      |  |  |
|                     |        | I/O ports (PORTA, PORTF,<br>PORTG, PORTH) | 2.4                                                                                                                                    | —   | V     | IOL = -2 mA, VDD 3.3V                                      |  |  |
| D092                |        | OSC2/CLKO<br>(EC, ECIO modes)             | 2.4                                                                                                                                    | _   | V     | IOL = 1 mA, VDD 3.3V                                       |  |  |
|                     |        | Capacitive Loading Specs                  |                                                                                                                                        |     |       |                                                            |  |  |
|                     |        | on Output Pins                            |                                                                                                                                        |     |       |                                                            |  |  |
| D100 <sup>(4)</sup> | Cosc2  | OSC2 pin                                  | _                                                                                                                                      | 15  | pF    | In HS mode when<br>external clock is used to drive<br>OSC1 |  |  |
| D101                | Сю     | All I/O pins                              | _                                                                                                                                      | 50  | pF    | To meet the AC Timing<br>Specifications                    |  |  |
| D102                | Св     | SCLx, SDAx                                | _                                                                                                                                      | 400 | pF    | I <sup>2</sup> C <sup>™</sup> Specification                |  |  |

**Legend:** TBD = To Be Determined

**Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PICmicro<sup>®</sup> device be driven with an external clock while in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

#### **REVISION HISTORY**

#### Rev A Document (3/2007)

Initial release of this document. Data Sheet Clarification issue 1 (Electrical Specifications – AC Characteristics).

#### Rev B Document (5/2008)

Added Data Sheet Clarification issue 2 (Electrical Specifications – Row Erase Time), 3 (Flash Program Memory Erase Sequence) and 4 (Flash Program Memory Write Sequence).

#### Rev C Document (10/2008)

Removed the previous Data Sheet Clarification issue 2 (Electrical Specifications – Row Erase Time). Added Data Sheet Clarification issues 2 (Table 26-1: Memory Programming Requirements), 5 (Table 26-2: Comparator Specifications), 6 (Table 26-4: Internal Voltage Regulator Specifications), 7 (Section 26.1 "DC Characteristics: Supply Voltage PIC18F87J10 Family – Industrial"), 8 (Section 26.3 "DC Characteristics: PIC18F87J10 Family – Industrial"), 9 (Section 18.3 "SPI Mode" and Section 18.4 "I<sup>2</sup>C<sup>TM</sup> Mode"), 10 (Figure 18-10: I<sup>2</sup>C<sup>TM</sup> Slave Mode Timing – Transmission, 7-Bit Address), 11 (Figure 18-24: I<sup>2</sup>C<sup>TM</sup> Master Mode Waveform – Reception, 7-Bit Address) and 12 (Figure 10-1: Generic I/O Port Operation).

#### Rev D Document (11/2008)

Edits were made to Data Sheet Clarification issue 8 (Section 26.3 "DC Characteristics: PIC18F87J10 Family – Industrial").

Rev E Document (February/2009)

Added Data Sheet Clarification 13 (Section 26.3 "DC Characteristics").

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC, SmartShunt and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, PICkit, PICDEM, PICDEM.net, PICtail, PIC<sup>32</sup> logo, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Total Endurance, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820